



- 2. Circuit diagram of a Digital to analog converter is shown below. Assume that switches A, B and D are in the 'GND' position, while switch C is in the 'Von' position.
  - a) Obtain an expression for the current I in terms of V<sub>cc</sub> and R.
  - If  $V_{cc} = 6$  Volts and  $R_F = R$ , calculate  $V_{out}$  (for the switch positions as mentioned above).



- 3. Circuit diagram of a Digital-to-Analog Converter is shown below.
- a) Assuming that switches D, C and B are in the 'GND' position, while switch A is in the 'Vcc' position, write current I (as indicated in the figure) in terms of V<sub>cc</sub> and R. Show steps. No marks without steps.
- b) Assuming that switches D, C and A are in the 'GND' position, while switch B is in the 'Vac' position, write current I (as indicated in the figure) in terms of V<sub>cc</sub> and R. Show steps. No marks without steps.
- c) Based on the expressions you obtained in (a) and (b) above, write I (as indicated in the figure) in terms of Vcc and R assuming switches D and C are in the 'GND' position, while switches B and A are in the 'Vcc' position.
- d) For case (c) calculate  $V_{out}$  assuming  $V_{cc} = 5 \text{ V}$  and  $R_F = 2R$ .
- e) What is the 'step-size' or 'resolution' (in Volts) of the given DAC?



- **4.** Design a modulo-6 synchronous DOWN counter using +ve edge triggered JK flip-flops, with the following sequence of states (CBA): 111, 110, 101, 100, 011, 010, 111, .... If any of the unused states, i.e. if states (CBA): 001 or 000 comes, the next state should be 111. Give all the design steps, i.e. the table of present states and the required JK inputs for the next state, and the K map minimizations for the J and K inputs of the flip-flops.
- Design a modulo-3 synchronous UP counter using +ve edge triggered JK flip-flops, with the sequence of states (BA): 01, 10, 11, 01, .... If the unused state 00 comes, the next state should be 01. Give all the design steps, i.e. the table of present states and the required JK inputs for the next state, and the K map minimizations for the J and K inputs of the flip-flops. No need to draw the final circuit diagram.
- **6.** Block diagram of a simple analog-to-digital converter (ADC) is given below. Assume that the ADC is 4-bit with digital outputs D, C, B and A, where D is the MSB and A the LSB. The Opamp comparator output EOC gives '1' when V<sub>A</sub>> V<sub>AX</sub>, else '0'. The digital-to-analog converter (DAC) output V<sub>AX</sub> is given by:

$$V_{AX} = V_{REF} [D(1/2) + C(1/4) + B(1/8) + A(1/16)]$$

It is assumed that, each time a valid input voltage  $V_A$  is applied to the ADC input, a short SOC pulse is applied to the circuit as shown, which resets the Binary counter and starts the ADC operation, giving a 4-bit digital value corresponding to the given analog input  $V_A$ . Assume  $V_{REF} = 5V$  and the Clock frequency is 20 kHz.

- a) What is the step-size (or resolution) of this ADC in Volts?
- b) What range of VA values can be digitized by this ADC? Show steps to justify your answer.
- c) For V<sub>A</sub> = 3 V, what will be the digital output (DCBA)? Show steps to justify your answer.
- d) What will be the time taken (in µsec, i.e. micro seconds) to get the digital output for the ADC operation in (c). You may neglect the delays caused by the Opamp comparator, DAC and the AND gate.
- e) What will be the maximum time taken (in µsec) to digitize the highest VA value?



#### Solution Q1.

$$V_0 = \left(\frac{1}{8} + \frac{1}{2}\right) \times 8 = \frac{5}{8} \times 8 = 5$$

#### Solution 2





$$V_{cc} = 6V$$

$$R_{F} = R$$

$$V_{out} = -\left(\frac{V_{cc}}{12R}\right) \cdot R = -\frac{V_{cc}}{12} = -0.5V$$

## Solution 3.



b) D, c, and A are in GND position, Bin Vec position:

$$\Rightarrow I = I_1 = \frac{\left(\frac{V_{cc}}{4}\right)}{3R} \cdot \left(\frac{1}{2}\right) = \frac{V_{cc}}{24R}$$

c) 
$$I = I_0 + I_1 = \frac{V_{ec}}{48R} + \frac{V_{ec}}{24R} = \frac{3 V_{ec}}{48R}$$

d) 
$$V_{cc} = 5V$$
,  $R_{F} = 2R$ ;  
 $V_{out} = -I \cdot R_{F} = -\frac{3V_{cc}}{48R} \cdot 2R$ 

e) Stepsize or Resolution 
$$= \frac{(Vcc)}{48R}$$
.  $= 0.2083V$ 

### Solution 4.

Transition Table for a JK flip-flop

| Qn | Q <sub>n+1</sub> | J | K |
|----|------------------|---|---|
| 0  | 0                | 0 | X |
| 0  | 1                | 1 | X |
| 1  | 0                | X | 1 |
| 1  | 1                | X | 0 |

Design Table: Sequence of states, and required J,K inputs

| C | В | Α | Jc | Kc | J <sub>B</sub> | K <sub>B</sub> | JA | KA |
|---|---|---|----|----|----------------|----------------|----|----|
| 1 | 1 | 1 | X  | 0  | X              | 0              | X  | 1  |
| 1 | 1 | 0 | X  | 0  | X              | 1              | 1  | Х  |
| 1 | 0 | 1 | Х  | 0  | 0              | X              | X  | 1  |
| 1 | 0 | 0 | X  | 1  | 1              | X              | 1  | X  |
| 0 | 1 | 1 | 0  | X  | X              | 0              | X  | 1  |
| 0 | 1 | 0 | 1  | X  | X              | 0              | 1  | X  |
| 1 | 1 | 1 |    |    |                |                |    |    |
| 0 | 0 | 1 | 1  | X  | 1              | X              | X  | 0  |
| 1 | 1 | 1 |    |    |                |                |    |    |
| 0 | 0 | 0 | 1  | X  | 1              | X              | 1  | X  |
| 1 | 1 | 1 |    |    |                |                |    |    |



# Question5.

| B | A | JB | KB | JA | KA  |
|---|---|----|----|----|-----|
| 0 | 1 | 1  | X  | X  | - 1 |
| 1 | 0 | X  | 0  | 1  | X   |
| 1 | 1 | X  | 1  | X  | 0   |
| 0 | 1 |    |    |    |     |
| 0 | 0 | 0  | X  | 1  | X   |
| 0 | 1 |    |    |    |     |

| Excitation Talle |      |   |   |  |  |
|------------------|------|---|---|--|--|
| Qn               | Qn+1 | J | K |  |  |
| 0                | 0    | 0 | X |  |  |
| 0                | -1   | 1 | X |  |  |
| 1                | 0    | X | 1 |  |  |
| 1                | 1    | X | 0 |  |  |









Question6.

$$V_{XD} = V_{ref} \left[ D(0.5) + C(0.25) + B(0.125) + A(0.0625) \right]$$
  
 $V_{ref} = 5V$ 

Digitization Step Sign = 0.3125

Digitization of Step = 
$$\frac{3V}{0.3125}$$
 = 9.6 => 10 Step =  $\frac{3V}{0.3125}$  when  $V_{AX}V_{A}$